mirror of
https://sourceware.org/git/glibc.git
synced 2024-11-22 04:50:07 +00:00
Initial Fast Short REP MOVSB (FSRM) support
The newer Intel processors support Fast Short REP MOVSB which has a feature bit in CPUID. This patch adds the Fast Short REP MOVSB (FSRM) bit to x86 cpu-features. * sysdeps/x86/cpu-features.h (bit_cpu_FSRM): New. (index_cpu_FSRM): Likewise. (reg_FSRM): Likewise.
This commit is contained in:
parent
7c67e6e8b9
commit
1af30adcd5
@ -1,3 +1,9 @@
|
||||
2018-05-21 H.J. Lu <hongjiu.lu@intel.com>
|
||||
|
||||
* sysdeps/x86/cpu-features.h (bit_cpu_FSRM): New.
|
||||
(index_cpu_FSRM): Likewise.
|
||||
(reg_FSRM): Likewise.
|
||||
|
||||
2018-05-18 Joseph Myers <joseph@codesourcery.com>
|
||||
|
||||
* math/gen-tgmath-tests.py: Import sys.
|
||||
|
@ -76,6 +76,7 @@
|
||||
#define bit_cpu_AVX512VL (1u << 31)
|
||||
#define bit_cpu_IBT (1u << 20)
|
||||
#define bit_cpu_SHSTK (1u << 7)
|
||||
#define bit_cpu_FSRM (1 << 4)
|
||||
|
||||
/* XCR0 Feature flags. */
|
||||
#define bit_XMM_state (1 << 1)
|
||||
@ -207,6 +208,7 @@ extern const struct cpu_features *__get_cpu_features (void)
|
||||
# define index_cpu_POPCNT COMMON_CPUID_INDEX_1
|
||||
# define index_cpu_IBT COMMON_CPUID_INDEX_7
|
||||
# define index_cpu_SHSTK COMMON_CPUID_INDEX_7
|
||||
# define index_cpu_FSRM COMMON_CPUID_INDEX_7
|
||||
|
||||
# define reg_CX8 edx
|
||||
# define reg_CMOV edx
|
||||
@ -238,6 +240,7 @@ extern const struct cpu_features *__get_cpu_features (void)
|
||||
# define reg_POPCNT ecx
|
||||
# define reg_IBT edx
|
||||
# define reg_SHSTK ecx
|
||||
# define reg_FSRM edx
|
||||
|
||||
# define index_arch_Fast_Rep_String FEATURE_INDEX_1
|
||||
# define index_arch_Fast_Copy_Backward FEATURE_INDEX_1
|
||||
|
Loading…
Reference in New Issue
Block a user