mirror of
https://sourceware.org/git/glibc.git
synced 2024-11-25 14:30:06 +00:00
12d2dd7060
This patch optimizes the generic spinlock code. The type pthread_spinlock_t is a typedef to volatile int on all archs. Passing a volatile pointer to the atomic macros which are not mapped to the C11 atomic builtins can lead to extra stores and loads to stack if such a macro creates a temporary variable by using "__typeof (*(mem)) tmp;". Thus, those macros which are used by spinlock code - atomic_exchange_acquire, atomic_load_relaxed, atomic_compare_exchange_weak - have to be adjusted. According to the comment from Szabolcs Nagy, the type of a cast expression is unqualified (see http://www.open-std.org/jtc1/sc22/wg14/www/docs/dr_423.htm): __typeof ((__typeof (*(mem)) *(mem)) tmp; Thus from spinlock perspective the variable tmp is of type int instead of type volatile int. This patch adjusts those macros in include/atomic.h. With this construct GCC >= 5 omits the extra stores and loads. The atomic macros are replaced by the C11 like atomic macros and thus the code is aligned to it. The pthread_spin_unlock implementation is now using release memory order instead of sequentially consistent memory order. The issue with passed volatile int pointers applies to the C11 like atomic macros as well as the ones used before. I've added a glibc_likely hint to the first atomic exchange in pthread_spin_lock in order to return immediately to the caller if the lock is free. Without the hint, there is an additional jump if the lock is free. I've added the atomic_spin_nop macro within the loop of plain reads. The plain reads are also realized by C11 like atomic_load_relaxed macro. The new define ATOMIC_EXCHANGE_USES_CAS determines if the first try to acquire the spinlock in pthread_spin_lock or pthread_spin_trylock is an exchange or a CAS. This is defined in atomic-machine.h for all architectures. The define SPIN_LOCK_READS_BETWEEN_CMPXCHG is now removed. There is no technical reason for throwing in a CAS every now and then, and so far we have no evidence that it can improve performance. If that would be the case, we have to adjust other spin-waiting loops elsewhere, too! Using a CAS loop without plain reads is not a good idea on many targets and wasn't used by one. Thus there is now no option to do so. Architectures are now using the generic spinlock automatically if they do not provide an own implementation. Thus the pthread_spin_lock.c files in sysdeps folder are deleted. ChangeLog: * NEWS: Mention new spinlock implementation. * include/atomic.h: (__atomic_val_bysize): Cast type to omit volatile qualifier. (atomic_exchange_acq): Likewise. (atomic_load_relaxed): Likewise. (ATOMIC_EXCHANGE_USES_CAS): Check definition. * nptl/pthread_spin_init.c (pthread_spin_init): Use atomic_store_relaxed. * nptl/pthread_spin_lock.c (pthread_spin_lock): Use C11-like atomic macros. * nptl/pthread_spin_trylock.c (pthread_spin_trylock): Likewise. * nptl/pthread_spin_unlock.c (pthread_spin_unlock): Use atomic_store_release. * sysdeps/aarch64/nptl/pthread_spin_lock.c: Delete File. * sysdeps/arm/nptl/pthread_spin_lock.c: Likewise. * sysdeps/hppa/nptl/pthread_spin_lock.c: Likewise. * sysdeps/m68k/nptl/pthread_spin_lock.c: Likewise. * sysdeps/microblaze/nptl/pthread_spin_lock.c: Likewise. * sysdeps/mips/nptl/pthread_spin_lock.c: Likewise. * sysdeps/nios2/nptl/pthread_spin_lock.c: Likewise. * sysdeps/aarch64/atomic-machine.h (ATOMIC_EXCHANGE_USES_CAS): Define. * sysdeps/alpha/atomic-machine.h: Likewise. * sysdeps/arm/atomic-machine.h: Likewise. * sysdeps/i386/atomic-machine.h: Likewise. * sysdeps/ia64/atomic-machine.h: Likewise. * sysdeps/m68k/coldfire/atomic-machine.h: Likewise. * sysdeps/m68k/m680x0/m68020/atomic-machine.h: Likewise. * sysdeps/microblaze/atomic-machine.h: Likewise. * sysdeps/mips/atomic-machine.h: Likewise. * sysdeps/powerpc/powerpc32/atomic-machine.h: Likewise. * sysdeps/powerpc/powerpc64/atomic-machine.h: Likewise. * sysdeps/s390/atomic-machine.h: Likewise. * sysdeps/sparc/sparc32/atomic-machine.h: Likewise. * sysdeps/sparc/sparc32/sparcv9/atomic-machine.h: Likewise. * sysdeps/sparc/sparc64/atomic-machine.h: Likewise. * sysdeps/tile/tilegx/atomic-machine.h: Likewise. * sysdeps/tile/tilepro/atomic-machine.h: Likewise. * sysdeps/unix/sysv/linux/hppa/atomic-machine.h: Likewise. * sysdeps/unix/sysv/linux/m68k/coldfire/atomic-machine.h: Likewise. * sysdeps/unix/sysv/linux/nios2/atomic-machine.h: Likewise. * sysdeps/unix/sysv/linux/sh/atomic-machine.h: Likewise. * sysdeps/x86_64/atomic-machine.h: Likewise.
81 lines
3.1 KiB
C
81 lines
3.1 KiB
C
/* pthread_spin_lock -- lock a spin lock. Generic version.
|
|
Copyright (C) 2012-2017 Free Software Foundation, Inc.
|
|
This file is part of the GNU C Library.
|
|
|
|
The GNU C Library is free software; you can redistribute it and/or
|
|
modify it under the terms of the GNU Lesser General Public
|
|
License as published by the Free Software Foundation; either
|
|
version 2.1 of the License, or (at your option) any later version.
|
|
|
|
The GNU C Library is distributed in the hope that it will be useful,
|
|
but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
|
|
Lesser General Public License for more details.
|
|
|
|
You should have received a copy of the GNU Lesser General Public
|
|
License along with the GNU C Library; if not, see
|
|
<http://www.gnu.org/licenses/>. */
|
|
|
|
#include <atomic.h>
|
|
#include "pthreadP.h"
|
|
|
|
int
|
|
pthread_spin_lock (pthread_spinlock_t *lock)
|
|
{
|
|
int val = 0;
|
|
|
|
/* We assume that the first try mostly will be successful, thus we use
|
|
atomic_exchange if it is not implemented by a CAS loop (we also assume
|
|
that atomic_exchange can be faster if it succeeds, see
|
|
ATOMIC_EXCHANGE_USES_CAS). Otherwise, we use a weak CAS and not an
|
|
exchange so we bail out after the first failed attempt to change the
|
|
state. For the subsequent attempts we use atomic_compare_and_exchange
|
|
after we observe that the lock is not acquired.
|
|
See also comment in pthread_spin_trylock.
|
|
We use acquire MO to synchronize-with the release MO store in
|
|
pthread_spin_unlock, and thus ensure that prior critical sections
|
|
happen-before this critical section. */
|
|
#if ! ATOMIC_EXCHANGE_USES_CAS
|
|
/* Try to acquire the lock with an exchange instruction as this architecture
|
|
has such an instruction and we assume it is faster than a CAS.
|
|
The acquisition succeeds if the lock is not in an acquired state. */
|
|
if (__glibc_likely (atomic_exchange_acquire (lock, 1) == 0))
|
|
return 0;
|
|
#else
|
|
/* Try to acquire the lock with a CAS instruction as this architecture
|
|
has no exchange instruction. The acquisition succeeds if the lock is not
|
|
acquired. */
|
|
if (__glibc_likely (atomic_compare_exchange_weak_acquire (lock, &val, 1)))
|
|
return 0;
|
|
#endif
|
|
|
|
do
|
|
{
|
|
/* The lock is contended and we need to wait. Going straight back
|
|
to cmpxchg is not a good idea on many targets as that will force
|
|
expensive memory synchronizations among processors and penalize other
|
|
running threads.
|
|
There is no technical reason for throwing in a CAS every now and then,
|
|
and so far we have no evidence that it can improve performance.
|
|
If that would be the case, we have to adjust other spin-waiting loops
|
|
elsewhere, too!
|
|
Thus we use relaxed MO reads until we observe the lock to not be
|
|
acquired anymore. */
|
|
do
|
|
{
|
|
/* TODO Back-off. */
|
|
|
|
atomic_spin_nop ();
|
|
|
|
val = atomic_load_relaxed (lock);
|
|
}
|
|
while (val != 0);
|
|
|
|
/* We need acquire memory order here for the same reason as mentioned
|
|
for the first try to lock the spinlock. */
|
|
}
|
|
while (!atomic_compare_exchange_weak_acquire (lock, &val, 1));
|
|
|
|
return 0;
|
|
}
|