mirror of
https://sourceware.org/git/glibc.git
synced 2024-12-28 21:41:08 +00:00
5fe2647d31
Use hardware Floating-point instruction fclass.{s/d} to implement classification functions, i.e finite{f/ }, fpclassify{f/ }, isnan{f/ }, isinf{f/ }, issignaling{f/ }. * sysdeps/loongarch/fpu/s_finite.c: New file. * sysdeps/loongarch/fpu/s_finitef.c: Likewise. * sysdeps/loongarch/fpu/s_fpclassify.c: Likewise. * sysdeps/loongarch/fpu/s_fpclassifyf.c: Likewise. * sysdeps/loongarch/fpu/s_isinf.c: Likewise. * sysdeps/loongarch/fpu/s_isinff.c: Likewise. * sysdeps/loongarch/fpu/s_isnan.c: Likewise. * sysdeps/loongarch/fpu/s_isnanf.c: Likewise. * sysdeps/loongarch/fpu/s_issignaling.c: Likewise. * sysdeps/loongarch/fpu/s_issignalingf.c: Likewise. * sysdeps/loongarch/fpu_control.h: Add _FCLASS_* macro.
120 lines
4.1 KiB
C
120 lines
4.1 KiB
C
/* FPU control word bits.
|
|
Copyright (C) 2022 Free Software Foundation, Inc.
|
|
This file is part of the GNU C Library.
|
|
|
|
The GNU C Library is free software; you can redistribute it and/or
|
|
modify it under the terms of the GNU Lesser General Public
|
|
License as published by the Free Software Foundation; either
|
|
version 2.1 of the License, or (at your option) any later version.
|
|
|
|
The GNU C Library is distributed in the hope that it will be useful,
|
|
but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
|
|
Lesser General Public License for more details.
|
|
|
|
You should have received a copy of the GNU Lesser General Public
|
|
License along with the GNU C Library. If not, see
|
|
<https://www.gnu.org/licenses/>. */
|
|
|
|
#ifndef _FPU_CONTROL_H
|
|
#define _FPU_CONTROL_H
|
|
|
|
/* LoongArch FPU floating point control register bits.
|
|
*
|
|
* 31-29 -> reserved (read as 0, can not changed by software)
|
|
* 28 -> cause bit for invalid exception
|
|
* 27 -> cause bit for division by zero exception
|
|
* 26 -> cause bit for overflow exception
|
|
* 25 -> cause bit for underflow exception
|
|
* 24 -> cause bit for inexact exception
|
|
* 23-21 -> reserved (read as 0, can not changed by software)
|
|
* 20 -> flag invalid exception
|
|
* 19 -> flag division by zero exception
|
|
* 18 -> flag overflow exception
|
|
* 17 -> flag underflow exception
|
|
* 16 -> flag inexact exception
|
|
* 9-8 -> rounding control
|
|
* 7-5 -> reserved (read as 0, can not changed by software)
|
|
* 4 -> enable exception for invalid exception
|
|
* 3 -> enable exception for division by zero exception
|
|
* 2 -> enable exception for overflow exception
|
|
* 1 -> enable exception for underflow exception
|
|
* 0 -> enable exception for inexact exception
|
|
*
|
|
*
|
|
* Rounding Control:
|
|
* 00 - rounding ties to even (RNE)
|
|
* 01 - rounding toward zero (RZ)
|
|
* 10 - rounding (up) toward plus infinity (RP)
|
|
* 11 - rounding (down) toward minus infinity (RM)
|
|
*/
|
|
|
|
#include <features.h>
|
|
|
|
#ifdef __loongarch_soft_float
|
|
|
|
#define _FPU_RESERVED 0xffffffff
|
|
#define _FPU_DEFAULT 0x00000000
|
|
typedef unsigned int fpu_control_t;
|
|
#define _FPU_GETCW(cw) (cw) = 0
|
|
#define _FPU_SETCW(cw) (void) (cw)
|
|
extern fpu_control_t __fpu_control;
|
|
|
|
#else /* __loongarch_soft_float */
|
|
|
|
/* Masks for interrupts. */
|
|
#define _FPU_MASK_V 0x10 /* Invalid operation */
|
|
#define _FPU_MASK_Z 0x08 /* Division by zero */
|
|
#define _FPU_MASK_O 0x04 /* Overflow */
|
|
#define _FPU_MASK_U 0x02 /* Underflow */
|
|
#define _FPU_MASK_I 0x01 /* Inexact operation */
|
|
|
|
/* Flush denormalized numbers to zero. */
|
|
#define _FPU_FLUSH_TZ 0x1000000
|
|
|
|
/* Rounding control. */
|
|
#define _FPU_RC_NEAREST 0x000 /* RECOMMENDED */
|
|
#define _FPU_RC_ZERO 0x100
|
|
#define _FPU_RC_UP 0x200
|
|
#define _FPU_RC_DOWN 0x300
|
|
/* Mask for rounding control. */
|
|
#define _FPU_RC_MASK 0x300
|
|
|
|
#define _FPU_RESERVED 0x0
|
|
|
|
#define _FPU_DEFAULT 0x0
|
|
#define _FPU_IEEE 0x1F
|
|
|
|
/* Type of the control word. */
|
|
typedef unsigned int fpu_control_t __attribute__ ((__mode__ (__SI__)));
|
|
|
|
/* Macros for accessing the hardware control word. */
|
|
extern fpu_control_t __loongarch_fpu_getcw (void) __THROW;
|
|
extern void __loongarch_fpu_setcw (fpu_control_t) __THROW;
|
|
#define _FPU_GETCW(cw) __asm__ volatile ("movfcsr2gr %0,$r0" : "=r"(cw))
|
|
#define _FPU_SETCW(cw) __asm__ volatile ("movgr2fcsr $r0,%0" : : "r"(cw))
|
|
|
|
/* Default control word set at startup. */
|
|
extern fpu_control_t __fpu_control;
|
|
|
|
# define _FCLASS_SNAN (1 << 0)
|
|
# define _FCLASS_QNAN (1 << 1)
|
|
# define _FCLASS_MINF (1 << 2)
|
|
# define _FCLASS_MNORM (1 << 3)
|
|
# define _FCLASS_MSUBNORM (1 << 4)
|
|
# define _FCLASS_MZERO (1 << 5)
|
|
# define _FCLASS_PINF (1 << 6)
|
|
# define _FCLASS_PNORM (1 << 7)
|
|
# define _FCLASS_PSUBNORM (1 << 8)
|
|
# define _FCLASS_PZERO (1 << 9)
|
|
|
|
# define _FCLASS_ZERO (_FCLASS_MZERO | _FCLASS_PZERO)
|
|
# define _FCLASS_SUBNORM (_FCLASS_MSUBNORM | _FCLASS_PSUBNORM)
|
|
# define _FCLASS_NORM (_FCLASS_MNORM | _FCLASS_PNORM)
|
|
# define _FCLASS_INF (_FCLASS_MINF | _FCLASS_PINF)
|
|
# define _FCLASS_NAN (_FCLASS_SNAN | _FCLASS_QNAN)
|
|
|
|
#endif /* __loongarch_soft_float */
|
|
|
|
#endif /* fpu_control.h */
|