2003-04-17 19:19:29 +00:00
|
|
|
/* Atomic operations. PowerPC64 version.
|
2020-01-01 00:14:33 +00:00
|
|
|
Copyright (C) 2003-2020 Free Software Foundation, Inc.
|
2003-04-17 19:19:29 +00:00
|
|
|
This file is part of the GNU C Library.
|
|
|
|
Contributed by Paul Mackerras <paulus@au.ibm.com>, 2003.
|
|
|
|
|
|
|
|
The GNU C Library is free software; you can redistribute it and/or
|
|
|
|
modify it under the terms of the GNU Lesser General Public
|
|
|
|
License as published by the Free Software Foundation; either
|
|
|
|
version 2.1 of the License, or (at your option) any later version.
|
|
|
|
|
|
|
|
The GNU C Library is distributed in the hope that it will be useful,
|
|
|
|
but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
|
|
|
|
Lesser General Public License for more details.
|
|
|
|
|
|
|
|
You should have received a copy of the GNU Lesser General Public
|
2012-02-09 23:18:22 +00:00
|
|
|
License along with the GNU C Library; if not, see
|
Prefer https to http for gnu.org and fsf.org URLs
Also, change sources.redhat.com to sourceware.org.
This patch was automatically generated by running the following shell
script, which uses GNU sed, and which avoids modifying files imported
from upstream:
sed -ri '
s,(http|ftp)(://(.*\.)?(gnu|fsf|sourceware)\.org($|[^.]|\.[^a-z])),https\2,g
s,(http|ftp)(://(.*\.)?)sources\.redhat\.com($|[^.]|\.[^a-z]),https\2sourceware.org\4,g
' \
$(find $(git ls-files) -prune -type f \
! -name '*.po' \
! -name 'ChangeLog*' \
! -path COPYING ! -path COPYING.LIB \
! -path manual/fdl-1.3.texi ! -path manual/lgpl-2.1.texi \
! -path manual/texinfo.tex ! -path scripts/config.guess \
! -path scripts/config.sub ! -path scripts/install-sh \
! -path scripts/mkinstalldirs ! -path scripts/move-if-change \
! -path INSTALL ! -path locale/programs/charmap-kw.h \
! -path po/libc.pot ! -path sysdeps/gnu/errlist.c \
! '(' -name configure \
-execdir test -f configure.ac -o -f configure.in ';' ')' \
! '(' -name preconfigure \
-execdir test -f preconfigure.ac ';' ')' \
-print)
and then by running 'make dist-prepare' to regenerate files built
from the altered files, and then executing the following to cleanup:
chmod a+x sysdeps/unix/sysv/linux/riscv/configure
# Omit irrelevant whitespace and comment-only changes,
# perhaps from a slightly-different Autoconf version.
git checkout -f \
sysdeps/csky/configure \
sysdeps/hppa/configure \
sysdeps/riscv/configure \
sysdeps/unix/sysv/linux/csky/configure
# Omit changes that caused a pre-commit check to fail like this:
# remote: *** error: sysdeps/powerpc/powerpc64/ppc-mcount.S: trailing lines
git checkout -f \
sysdeps/powerpc/powerpc64/ppc-mcount.S \
sysdeps/unix/sysv/linux/s390/s390-64/syscall.S
# Omit change that caused a pre-commit check to fail like this:
# remote: *** error: sysdeps/sparc/sparc64/multiarch/memcpy-ultra3.S: last line does not end in newline
git checkout -f sysdeps/sparc/sparc64/multiarch/memcpy-ultra3.S
2019-09-07 05:40:42 +00:00
|
|
|
<https://www.gnu.org/licenses/>. */
|
2003-04-17 19:19:29 +00:00
|
|
|
|
2007-03-26 20:16:39 +00:00
|
|
|
/* POWER6 adds a "Mutex Hint" to the Load and Reserve instruction.
|
|
|
|
This is a hint to the hardware to expect additional updates adjacent
|
|
|
|
to the lock word or not. If we are acquiring a Mutex, the hint
|
|
|
|
should be true. Otherwise we releasing a Mutex or doing a simple
|
2013-01-07 17:20:53 +00:00
|
|
|
atomic operation. In that case we don't expect additional updates
|
2007-03-26 20:16:39 +00:00
|
|
|
adjacent to the lock word after the Store Conditional and the hint
|
|
|
|
should be false. */
|
|
|
|
|
|
|
|
#if defined _ARCH_PWR6 || defined _ARCH_PWR6X
|
|
|
|
# define MUTEX_HINT_ACQ ",1"
|
|
|
|
# define MUTEX_HINT_REL ",0"
|
|
|
|
#else
|
|
|
|
# define MUTEX_HINT_ACQ
|
|
|
|
# define MUTEX_HINT_REL
|
|
|
|
#endif
|
|
|
|
|
2014-10-17 23:02:59 +00:00
|
|
|
#define __HAVE_64B_ATOMICS 1
|
|
|
|
#define USE_ATOMIC_COMPILER_BUILTINS 0
|
2017-06-06 07:41:56 +00:00
|
|
|
#define ATOMIC_EXCHANGE_USES_CAS 1
|
2014-10-17 23:02:59 +00:00
|
|
|
|
2004-08-25 23:24:20 +00:00
|
|
|
/* The 32-bit exchange_bool is different on powerpc64 because the subf
|
2013-01-07 17:20:53 +00:00
|
|
|
does signed 64-bit arithmetic while the lwarx is 32-bit unsigned
|
2004-08-25 23:24:20 +00:00
|
|
|
(a load word and zero (high 32) form) load.
|
|
|
|
In powerpc64 register values are 64-bit by default, including oldval.
|
|
|
|
The value in old val unknown sign extension, lwarx loads the 32-bit
|
|
|
|
value as unsigned. So we explicitly clear the high 32 bits in oldval. */
|
2007-03-26 20:16:39 +00:00
|
|
|
#define __arch_compare_and_exchange_bool_32_acq(mem, newval, oldval) \
|
2003-04-17 19:19:29 +00:00
|
|
|
({ \
|
2004-08-25 23:24:20 +00:00
|
|
|
unsigned int __tmp, __tmp2; \
|
|
|
|
__asm __volatile (" clrldi %1,%1,32\n" \
|
2007-03-26 20:16:39 +00:00
|
|
|
"1: lwarx %0,0,%2" MUTEX_HINT_ACQ "\n" \
|
2004-08-25 23:24:20 +00:00
|
|
|
" subf. %0,%1,%0\n" \
|
2003-04-17 19:19:29 +00:00
|
|
|
" bne 2f\n" \
|
2004-08-25 23:24:20 +00:00
|
|
|
" stwcx. %4,0,%2\n" \
|
2003-04-17 19:19:29 +00:00
|
|
|
" bne- 1b\n" \
|
|
|
|
"2: " __ARCH_ACQ_INSTR \
|
2004-08-25 23:24:20 +00:00
|
|
|
: "=&r" (__tmp), "=r" (__tmp2) \
|
|
|
|
: "b" (mem), "1" (oldval), "r" (newval) \
|
2003-04-17 19:19:29 +00:00
|
|
|
: "cr0", "memory"); \
|
|
|
|
__tmp != 0; \
|
|
|
|
})
|
|
|
|
|
2004-04-04 03:32:19 +00:00
|
|
|
/*
|
|
|
|
* Only powerpc64 processors support Load doubleword and reserve index (ldarx)
|
2003-04-17 19:19:29 +00:00
|
|
|
* and Store doubleword conditional indexed (stdcx) instructions. So here
|
|
|
|
* we define the 64-bit forms.
|
|
|
|
*/
|
2007-03-26 20:16:39 +00:00
|
|
|
#define __arch_compare_and_exchange_bool_64_acq(mem, newval, oldval) \
|
2003-04-17 19:19:29 +00:00
|
|
|
({ \
|
|
|
|
unsigned long __tmp; \
|
2003-05-13 21:14:28 +00:00
|
|
|
__asm __volatile ( \
|
2007-03-26 20:16:39 +00:00
|
|
|
"1: ldarx %0,0,%1" MUTEX_HINT_ACQ "\n" \
|
2003-04-17 19:19:29 +00:00
|
|
|
" subf. %0,%2,%0\n" \
|
|
|
|
" bne 2f\n" \
|
|
|
|
" stdcx. %3,0,%1\n" \
|
|
|
|
" bne- 1b\n" \
|
|
|
|
"2: " __ARCH_ACQ_INSTR \
|
|
|
|
: "=&r" (__tmp) \
|
|
|
|
: "b" (mem), "r" (oldval), "r" (newval) \
|
|
|
|
: "cr0", "memory"); \
|
|
|
|
__tmp != 0; \
|
|
|
|
})
|
|
|
|
|
|
|
|
#define __arch_compare_and_exchange_val_64_acq(mem, newval, oldval) \
|
|
|
|
({ \
|
|
|
|
__typeof (*(mem)) __tmp; \
|
|
|
|
__typeof (mem) __memp = (mem); \
|
2003-05-13 21:14:28 +00:00
|
|
|
__asm __volatile ( \
|
2007-03-26 20:16:39 +00:00
|
|
|
"1: ldarx %0,0,%1" MUTEX_HINT_ACQ "\n" \
|
2003-04-17 19:19:29 +00:00
|
|
|
" cmpd %0,%2\n" \
|
|
|
|
" bne 2f\n" \
|
|
|
|
" stdcx. %3,0,%1\n" \
|
|
|
|
" bne- 1b\n" \
|
|
|
|
"2: " __ARCH_ACQ_INSTR \
|
|
|
|
: "=&r" (__tmp) \
|
|
|
|
: "b" (__memp), "r" (oldval), "r" (newval) \
|
|
|
|
: "cr0", "memory"); \
|
|
|
|
__tmp; \
|
|
|
|
})
|
|
|
|
|
2003-05-13 21:14:28 +00:00
|
|
|
#define __arch_compare_and_exchange_val_64_rel(mem, newval, oldval) \
|
|
|
|
({ \
|
|
|
|
__typeof (*(mem)) __tmp; \
|
|
|
|
__typeof (mem) __memp = (mem); \
|
|
|
|
__asm __volatile (__ARCH_REL_INSTR "\n" \
|
2007-03-26 20:16:39 +00:00
|
|
|
"1: ldarx %0,0,%1" MUTEX_HINT_REL "\n" \
|
2003-05-13 21:14:28 +00:00
|
|
|
" cmpd %0,%2\n" \
|
|
|
|
" bne 2f\n" \
|
|
|
|
" stdcx. %3,0,%1\n" \
|
|
|
|
" bne- 1b\n" \
|
|
|
|
"2: " \
|
|
|
|
: "=&r" (__tmp) \
|
|
|
|
: "b" (__memp), "r" (oldval), "r" (newval) \
|
|
|
|
: "cr0", "memory"); \
|
|
|
|
__tmp; \
|
|
|
|
})
|
|
|
|
|
2007-03-26 20:16:39 +00:00
|
|
|
#define __arch_atomic_exchange_64_acq(mem, value) \
|
2003-05-13 21:14:28 +00:00
|
|
|
({ \
|
|
|
|
__typeof (*mem) __val; \
|
|
|
|
__asm __volatile (__ARCH_REL_INSTR "\n" \
|
2007-03-26 20:16:39 +00:00
|
|
|
"1: ldarx %0,0,%2" MUTEX_HINT_ACQ "\n" \
|
2003-05-13 21:14:28 +00:00
|
|
|
" stdcx. %3,0,%2\n" \
|
|
|
|
" bne- 1b\n" \
|
|
|
|
" " __ARCH_ACQ_INSTR \
|
|
|
|
: "=&r" (__val), "=m" (*mem) \
|
2004-04-04 03:32:19 +00:00
|
|
|
: "b" (mem), "r" (value), "m" (*mem) \
|
2003-05-13 21:14:28 +00:00
|
|
|
: "cr0", "memory"); \
|
|
|
|
__val; \
|
|
|
|
})
|
|
|
|
|
2007-03-26 20:16:39 +00:00
|
|
|
#define __arch_atomic_exchange_64_rel(mem, value) \
|
2003-04-17 19:19:29 +00:00
|
|
|
({ \
|
|
|
|
__typeof (*mem) __val; \
|
|
|
|
__asm __volatile (__ARCH_REL_INSTR "\n" \
|
2007-03-26 20:16:39 +00:00
|
|
|
"1: ldarx %0,0,%2" MUTEX_HINT_REL "\n" \
|
2003-04-17 19:19:29 +00:00
|
|
|
" stdcx. %3,0,%2\n" \
|
|
|
|
" bne- 1b" \
|
|
|
|
: "=&r" (__val), "=m" (*mem) \
|
2004-04-04 03:32:19 +00:00
|
|
|
: "b" (mem), "r" (value), "m" (*mem) \
|
2003-05-13 21:14:28 +00:00
|
|
|
: "cr0", "memory"); \
|
2003-04-17 19:19:29 +00:00
|
|
|
__val; \
|
|
|
|
})
|
|
|
|
|
2007-03-26 20:16:39 +00:00
|
|
|
#define __arch_atomic_exchange_and_add_64(mem, value) \
|
2003-04-17 19:19:29 +00:00
|
|
|
({ \
|
|
|
|
__typeof (*mem) __val, __tmp; \
|
|
|
|
__asm __volatile ("1: ldarx %0,0,%3\n" \
|
|
|
|
" add %1,%0,%4\n" \
|
|
|
|
" stdcx. %1,0,%3\n" \
|
2014-11-25 19:32:54 +00:00
|
|
|
" bne- 1b" \
|
|
|
|
: "=&b" (__val), "=&r" (__tmp), "=m" (*mem) \
|
|
|
|
: "b" (mem), "r" (value), "m" (*mem) \
|
|
|
|
: "cr0", "memory"); \
|
|
|
|
__val; \
|
|
|
|
})
|
|
|
|
|
|
|
|
#define __arch_atomic_exchange_and_add_64_acq(mem, value) \
|
|
|
|
({ \
|
|
|
|
__typeof (*mem) __val, __tmp; \
|
|
|
|
__asm __volatile ("1: ldarx %0,0,%3" MUTEX_HINT_ACQ "\n" \
|
|
|
|
" add %1,%0,%4\n" \
|
|
|
|
" stdcx. %1,0,%3\n" \
|
|
|
|
" bne- 1b\n" \
|
|
|
|
__ARCH_ACQ_INSTR \
|
|
|
|
: "=&b" (__val), "=&r" (__tmp), "=m" (*mem) \
|
|
|
|
: "b" (mem), "r" (value), "m" (*mem) \
|
|
|
|
: "cr0", "memory"); \
|
|
|
|
__val; \
|
|
|
|
})
|
|
|
|
|
|
|
|
#define __arch_atomic_exchange_and_add_64_rel(mem, value) \
|
|
|
|
({ \
|
|
|
|
__typeof (*mem) __val, __tmp; \
|
|
|
|
__asm __volatile (__ARCH_REL_INSTR "\n" \
|
|
|
|
"1: ldarx %0,0,%3" MUTEX_HINT_REL "\n" \
|
|
|
|
" add %1,%0,%4\n" \
|
|
|
|
" stdcx. %1,0,%3\n" \
|
2003-04-17 19:19:29 +00:00
|
|
|
" bne- 1b" \
|
|
|
|
: "=&b" (__val), "=&r" (__tmp), "=m" (*mem) \
|
2004-04-04 03:32:19 +00:00
|
|
|
: "b" (mem), "r" (value), "m" (*mem) \
|
2004-09-08 06:09:02 +00:00
|
|
|
: "cr0", "memory"); \
|
|
|
|
__val; \
|
|
|
|
})
|
|
|
|
|
2007-03-26 20:16:39 +00:00
|
|
|
#define __arch_atomic_increment_val_64(mem) \
|
2004-09-08 06:09:02 +00:00
|
|
|
({ \
|
|
|
|
__typeof (*(mem)) __val; \
|
|
|
|
__asm __volatile ("1: ldarx %0,0,%2\n" \
|
|
|
|
" addi %0,%0,1\n" \
|
|
|
|
" stdcx. %0,0,%2\n" \
|
|
|
|
" bne- 1b" \
|
|
|
|
: "=&b" (__val), "=m" (*mem) \
|
|
|
|
: "b" (mem), "m" (*mem) \
|
|
|
|
: "cr0", "memory"); \
|
|
|
|
__val; \
|
|
|
|
})
|
|
|
|
|
2007-03-26 20:16:39 +00:00
|
|
|
#define __arch_atomic_decrement_val_64(mem) \
|
2004-09-08 06:09:02 +00:00
|
|
|
({ \
|
|
|
|
__typeof (*(mem)) __val; \
|
|
|
|
__asm __volatile ("1: ldarx %0,0,%2\n" \
|
|
|
|
" subi %0,%0,1\n" \
|
|
|
|
" stdcx. %0,0,%2\n" \
|
|
|
|
" bne- 1b" \
|
|
|
|
: "=&b" (__val), "=m" (*mem) \
|
|
|
|
: "b" (mem), "m" (*mem) \
|
2003-05-13 21:14:28 +00:00
|
|
|
: "cr0", "memory"); \
|
2003-04-17 19:19:29 +00:00
|
|
|
__val; \
|
|
|
|
})
|
|
|
|
|
2007-03-26 20:16:39 +00:00
|
|
|
#define __arch_atomic_decrement_if_positive_64(mem) \
|
2003-04-17 19:19:29 +00:00
|
|
|
({ int __val, __tmp; \
|
|
|
|
__asm __volatile ("1: ldarx %0,0,%3\n" \
|
|
|
|
" cmpdi 0,%0,0\n" \
|
|
|
|
" addi %1,%0,-1\n" \
|
|
|
|
" ble 2f\n" \
|
|
|
|
" stdcx. %1,0,%3\n" \
|
|
|
|
" bne- 1b\n" \
|
|
|
|
"2: " __ARCH_ACQ_INSTR \
|
|
|
|
: "=&b" (__val), "=&r" (__tmp), "=m" (*mem) \
|
2004-04-04 03:32:19 +00:00
|
|
|
: "b" (mem), "m" (*mem) \
|
2003-05-13 21:14:28 +00:00
|
|
|
: "cr0", "memory"); \
|
2003-04-17 19:19:29 +00:00
|
|
|
__val; \
|
|
|
|
})
|
|
|
|
|
2004-04-04 03:32:19 +00:00
|
|
|
/*
|
|
|
|
* All powerpc64 processors support the new "light weight" sync (lwsync).
|
2003-04-17 19:19:29 +00:00
|
|
|
*/
|
2007-03-26 20:16:39 +00:00
|
|
|
#define atomic_read_barrier() __asm ("lwsync" ::: "memory")
|
2004-04-04 03:32:19 +00:00
|
|
|
/*
|
|
|
|
* "light weight" sync can also be used for the release barrier.
|
2003-05-13 21:14:28 +00:00
|
|
|
*/
|
2007-03-26 20:16:39 +00:00
|
|
|
#ifndef UP
|
|
|
|
# define __ARCH_REL_INSTR "lwsync"
|
|
|
|
#endif
|
2014-10-17 23:01:58 +00:00
|
|
|
#define atomic_write_barrier() __asm ("lwsync" ::: "memory")
|
2003-04-17 19:19:29 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Include the rest of the atomic ops macros which are common to both
|
2004-04-04 03:32:19 +00:00
|
|
|
* powerpc32 and powerpc64.
|
2003-04-17 19:19:29 +00:00
|
|
|
*/
|
2015-09-11 20:00:19 +00:00
|
|
|
#include_next <atomic-machine.h>
|